## INDIAN INSTITUTE OF TECHNOLOGY KHARAGPUR

DEPARTMENT OF COMPUTER SCIENCE & ENGINEERING



### Report

Verilog Assignment-2

Computer Organization and Architecture Laboratory

Group No. 24

Yashraj Singh (**20CS10079**) Vikas Vijaykumar Bastewad (**20CS10073**)

#### 1. Behavioral Design of Binary Counter

For this question, we have used the behavioral ideology to design the 4-bit Binary Up-Counter. Initially we designate "0" to our count variable and we keep incrementing it in every clock cycle. Also, we had a "reset" variable, which when set to "1" will again make out count variable "0". We have also implemented the functionality that after the counter reaches 15, which is its maximum value, it again goes back to "0".

To increment the counter value after every clock cycle, we have used the 'always' block in our Verilog code. Inside it we have used the if-else-if construct of Verilog to either increment the counter value or make it "0" again if the counter has reached its maximum value or it has been reset.

#### 2. Structural Design of Binary Counter

We optimized the Ripple carry Adder to increment the count by one each time. For optimizing we solved the equations of the full adder.

 $\begin{aligned} Sum &= C_{in} \oplus A \oplus B \\ C_{out} &= (A \wedge B) \vee (C_{in} \wedge (A \oplus B)) \\ \text{Put } B &= 0 \text{ in this equations , we get} \\ Sum &= C_{in} \oplus A \\ C_{out} &= C_{in} \wedge A \end{aligned}$ 

Following pages shows the Architecture of our 4-Bit asynchronous binary up counter....

# • Full Adder Optimised for adding 1



Ripple (arry Adder

Optimized for adding 1 in

a 4-bit binary number

a[2]

Adder w[1]

Sum[3]

Sum[2]

Sum[1]

Sum[5]

Binary Uncounter

In this we have used a

4-bit D-Flip Flop designed by us.

If is same as a 1-bit D-FlipFtop

but has a 4-bit input 'd' and a 4-bit output 'q'.



# The Top module along with the clock divider

